In this paper the erects of thennul noise in transistors on riming jitter in CMOS ring-oscillators composed of sourre-coupled differential resistively-louded deluy celLs is investigated. The mlutionship between deluy element design parameters und the inherent thermal noise-induced jitter of the generated wavefonn are unulyzed These results ure compared with simuhed results from U Monte-curlo analysis with good ugreemenr. The unulysk shows that timing jitter is inversely proportional to the squure root of the total capacitance at the output of euch inverter; und inversely proportional to the gate-source bias voltage ubove threshold of the sourre-coupled devices in the bulunced state. Furthermore, these dependencies imply an inverse nzlationship between jitter and power consumption for an oscillator with fixed output period. Phase noise and timing jitter pe@ormance are predicted to improve ut a rute of IO dB per decade increuse in power consumption.
I . IntroductionRing oscillators are widely used in phase-locked-loops (PLL) for clock and data recovery, frequency synthesis, clock synchronization in microprocessors, and many applications which require multi-phase sampling [l] [2]. In many such applications, clock signals are generated to drive mixers or sampling circuits in which the random variation of the sampling instant, or jitter, is a critical performance parameter. In some applications the frequency domain equivalent of jitter, called phase noise, is important. A block diagram of a typical PLL using a ring-oscillator for multi-phase clock generation is shown in figure 1. Jitter requirements in typical applications range from on the order of 100 picoseconds r.m.s. down to less than 5 picoseconds in very high-speed communications receivers, for example.Jitter can arise from many sources, including inadvertent injection of signals from other parts of the circuit through the power supply. However, interfering sources like these can often be minimized by the use of circuit techniques such as differential implementations. In a fully optimized design the main source of timing jitter is the inherent thermal andor shot noise of the active and passive devices that make up the inverter cell. l/f noise is usually not of practical importance since it is rejected by the PLL loop filter, and does not effect the stage-to-stage delay in a DLL. Therefore minimizing the impacts of thermal and shot noise in the basic inverter cells hecomes the key to attaining low timing jitter. 1. Research supported by NSF, ARPA, and the California MICRO Program Figure 1. Ring-oscillator phase-locked-loop with multiphase samplingThis paper attempts to determine analytically and through simulation the relationship between the design parameters of the inverter cell used in the ring-oscillator and the resulting noise-induced jitter. The class of circuits analyzed is source-coupled differential delay cells with resistive loads, implemented in CMOS technology, where the loads are realized by PMOS transistors in the triode region (figure 2). This pa...
A high-speed ring oscillator is proposed for improved operation frequency over those based on the conventional n-stage inverter chain. The ring oscillator consists of inverters with negative delay elements that are derived from the ring oscillator circuit. The cell delay of the ring oscillator is smaller than a fundamental inverter delay. Simulations show that the resulting operating frequencies are 50% higher than those obtainable from the conventional approaches.Index Terms-Multiphase clock generation, ring oscillator, skewed-delay.
scite is a Brooklyn-based organization that helps researchers better discover and understand research articles through Smart Citations–citations that display the context of the citation and describe whether the article provides supporting or contrasting evidence. scite is used by students and researchers from around the world and is funded in part by the National Science Foundation and the National Institute on Drug Abuse of the National Institutes of Health.