Computer systems today show a trend toward higher data rate, smaller form factor and flexible routing option to accommodate different configurations. This paper presents signal integrity impact study of having a routing stub on via in order to have a choice of which device to use. Via with routing stub is modeled using 3-D field solver. Signal integrity analysis is performed for PCIE Gen3 (8Gbps) and SATA3 (6Gbps) to demonstrate the margin loss due to various routing stub lengths. For the simulated topology, results show that for routing stub longer than 100mils, there is significant margin loss, which may even result in no solution space for PCIE Gen3 and SATA3. For routing stub less than 50mils, there is a few inches of solution space reduction equivalently according to the data rate.
scite is a Brooklyn-based organization that helps researchers better discover and understand research articles through Smart Citations–citations that display the context of the citation and describe whether the article provides supporting or contrasting evidence. scite is used by students and researchers from around the world and is funded in part by the National Science Foundation and the National Institute on Drug Abuse of the National Institutes of Health.