In MOS integrated circuits, signals may propagate between stages with fanout. The HOS interconnect may be modeled by an RC tree, Exact calculation of signal delay through such networks is difficult.However, upper and lower bounds for delay that are computationally simple are presented here.The results can be used (I) to bound the delay, given the signal threshold; or (2) to bound the signal voltage, given a delay time; or (3) to certify that a circuit is "fast enough", given both the maximum delay and the voltage threshold.
In MOS integrated circuits, signals may propagate between stages with fanout. The HOS interconnect may be modeled by an RC tree, Exact calculation of signal delay through such networks is difficult.However, upper and lower bounds for delay that are computationally simple are presented here.The results can be used (I) to bound the delay, given the signal threshold; or (2) to bound the signal voltage, given a delay time; or (3) to certify that a circuit is "fast enough", given both the maximum delay and the voltage threshold.
scite is a Brooklyn-based organization that helps researchers better discover and understand research articles through Smart Citations–citations that display the context of the citation and describe whether the article provides supporting or contrasting evidence. scite is used by students and researchers from around the world and is funded in part by the National Science Foundation and the National Institute on Drug Abuse of the National Institutes of Health.