This paper presents the single-event upset characterization of a commercial field programmable gate array (FPGA) using electron radiation. FPGA radiation test results under high energy electrons are described and the dependence between electron energy and SEU cross section is highlighted. A technological cross section is performed to evaluate the back end of line (BEOL) layers composition and thickness. These values are used to perform Monte Carlo simulations of the commercial FPGA exposed to 20-MeV primary electron beam. Calculation results show that electrons are able to generate SEU on the FPGA embedded RAM and confirmed experimental data. SEU rates induced by Jovian electrons are estimated using two different tools: Monte Carlo in GEANT4 and the OMERE Software.Index Terms-45-nm FPGA, embedded RAM, high-energy electron, Monte Carlo simulation, radiation test, SEU rate, single-event upset.
scite is a Brooklyn-based organization that helps researchers better discover and understand research articles through Smart Citations–citations that display the context of the citation and describe whether the article provides supporting or contrasting evidence. scite is used by students and researchers from around the world and is funded in part by the National Science Foundation and the National Institute on Drug Abuse of the National Institutes of Health.