Comparator-based switched-capacitor (CBSC) circuit provides a solution for insufficient impedance of the transistor in the advanced process, but the accuracy suffers from the overshoot error caused by comparator delay. In this paper, a time-shifted correlated double sampling (TSCDS) scheme for CBSC circuit is proposed to alleviate the overshoot error as well as mitigating double loading. Moreover, we propose an overshoot correction technique to further suppress the overshoot after employing TSCDS. Speed bottleneck in the conventional CBSC circuit is limited by the fine discharging phase. With the proposed TSCDS and the overshoot correction, the CBSC circuit exploits the coarse charging and removes the fine discharging phase to achieve a 9-bit 50 MS/s pipelined ADC. Simulation results demonstrate a 54.3-dB SNDR is achieved with 3.65-mW power consumption in 90-nm CMOS process and 1.2-V supply.
scite is a Brooklyn-based organization that helps researchers better discover and understand research articles through Smart Citations–citations that display the context of the citation and describe whether the article provides supporting or contrasting evidence. scite is used by students and researchers from around the world and is funded in part by the National Science Foundation and the National Institute on Drug Abuse of the National Institutes of Health.
customersupport@researchsolutions.com
10624 S. Eastern Ave., Ste. A-614
Henderson, NV 89052, USA
This site is protected by reCAPTCHA and the Google Privacy Policy and Terms of Service apply.
Copyright © 2025 scite LLC. All rights reserved.
Made with 💙 for researchers
Part of the Research Solutions Family.