Wnpyright 1996 by Internatlonal Business Machines Corporation. Copying in printed form for private use is permitted without payment of royalty provided that (1) each reproduction IS done without alteration and (2) the Journal reference and IBM copyright notice are included on the first page. The tltle and abstract, hut no other portions, of this paper may he copied or distributed royalty free without further permission by computer-baaed and other information-service systems. Permission to republish any other portion of this paper must be obtained from the Editor.
Electrical rule checking is fundamental to achieve a good U 0 cell placement. This paper presents the analysis techniques used to design a robust power-grid structure, the method used to make 110 cell placement guidelines, details of the U 0 cell placement process and electrical checking algorithms.
Design tools for ESD are described that ensure robust protection at both the cell and chip level in a high-volume, highly automated ASIC design system. There are three primary components: Design Rule Checking (DRC) for ESD; transient CDM simulations on extracted netlists; and analysis of chip-level power supply net resistances.
scite is a Brooklyn-based organization that helps researchers better discover and understand research articles through Smart Citations–citations that display the context of the citation and describe whether the article provides supporting or contrasting evidence. scite is used by students and researchers from around the world and is funded in part by the National Science Foundation and the National Institute on Drug Abuse of the National Institutes of Health.