2018
DOI: 10.1109/tcsi.2018.2855972
|View full text |Cite
|
Sign up to set email alerts
|

An All-Digital PLL for Cellular Mobile Phones in 28-nm CMOS with −55 dBc Fractional and −91 dBc Reference Spurs

Abstract: We propose a time-predictive architecture of an all-digital PLL (ADPLL) for cellular radios, which is optimized for advanced CMOS. It is based on a 1/8-length time-to-digital converter (TDC) of stabilized 7-ps resolution, as well as wide tuning range, and fine-resolution class-F digitally controlled oscillator (DCO) with only switchable metal capacitors. The 0.4-mW TDC clocked at 40 MHz maintains 7-ps resolution for <−107 dBc/Hz in-band phase noise while the 7.3-mW DCO emits −157 dBc/Hz at 20 MHz offset at 2 G… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
4
1

Citation Types

0
13
0

Year Published

2019
2019
2024
2024

Publication Types

Select...
3
3

Relationship

0
6

Authors

Journals

citations
Cited by 16 publications
(13 citation statements)
references
References 32 publications
0
13
0
Order By: Relevance
“…with 6 dB per octave of F CW . The error with the fitting line (19) depends only on L, i.e. on the ratio F CW/GCD 2 N , F CW , as shown in Fig.…”
Section: B Worst-case Spur: Closed-form Estimatementioning
confidence: 90%
See 4 more Smart Citations
“…with 6 dB per octave of F CW . The error with the fitting line (19) depends only on L, i.e. on the ratio F CW/GCD 2 N , F CW , as shown in Fig.…”
Section: B Worst-case Spur: Closed-form Estimatementioning
confidence: 90%
“…We chose the case N = 6 and N DTC = 5 for plot readability. The worst quantization spur does not depend on the clock frequency itself, but only on the ratio f DDS /f CK , as can be shown by re-writing (19) using (1):…”
Section: B Worst-case Spur: Closed-form Estimatementioning
confidence: 94%
See 3 more Smart Citations