2013 IEEE International Test Conference (ITC) 2013
DOI: 10.1109/test.2013.6651894
|View full text |Cite
|
Sign up to set email alerts
|

Fault diagnosis of TSV-based interconnects in 3-D stacked designs

Abstract: Through-silicon vias (TSVs) are crucial elements of 3-D bonded integrated circuits. Since they connect different layers of 3-D stacks, their proper operation is an essential prerequisite for the system function. This paper describes a procedure for deriving fault diagnosis test sequences to identify single and multiple defective TSVs. Additional experimental results obtained for pseudorandom patterns illustrate feasibility and robustness of the proposed test schemes in terms of their detection and diagnostic c… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1
1

Citation Types

0
4
0

Year Published

2015
2015
2023
2023

Publication Types

Select...
5
1
1
1

Relationship

0
8

Authors

Journals

citations
Cited by 13 publications
(4 citation statements)
references
References 40 publications
0
4
0
Order By: Relevance
“…Recent studies have highlighted the challenges associated with testing ILVs in 3D ICs, as the high ILV integration density can introduce significant overhead for conventional interconnect BIST approaches [18]. Retrofitting these approaches can require dedicated scan elements and large test application times, especially for high ILV density, and ATPGbased interconnect test methods are less effective due to limited I/O pins on one layer in an M3D IC [19].…”
Section: Related Workmentioning
confidence: 99%
“…Recent studies have highlighted the challenges associated with testing ILVs in 3D ICs, as the high ILV integration density can introduce significant overhead for conventional interconnect BIST approaches [18]. Retrofitting these approaches can require dedicated scan elements and large test application times, especially for high ILV density, and ATPGbased interconnect test methods are less effective due to limited I/O pins on one layer in an M3D IC [19].…”
Section: Related Workmentioning
confidence: 99%
“…which indicates that a session can have 0 to r TSVs, and r q=0 δ jq = 1 (13) indicating that the size of a session should be unique. For every session S j , there will be exactly one value of q for which δ jq = 1.…”
Section: Preliminaries and Motivationmentioning
confidence: 99%
“…The post-bond TSV test has been extensively studied [8], [9], [13]. After bonding TSVs are basically treated as wires.…”
Section: Introductionmentioning
confidence: 99%
“…3D-ICs offer many significant benefits over traditional stacking with wire-bonds including small footprint, high bandwidth, lower power and heterogeneous integration [1]. It has been estimated that the switch to vertical interconnects may reduce power consumption in half, increase bandwidth by a factor of eight, and shrink memory stacks by some 35 percent [2].…”
Section: Introductionmentioning
confidence: 99%