A new architecture for Analog tunable level-shifter is introduced in the 1 30nm CMOS process. As the transistor keeps on shrinking, low power design becomes more challenging. Dual supplies are used for many low-power applications and needs level-shifter between the low Vdd and High Vdd critical path. Similarly, although the die sizes are shrinking but the high speed VOs are relatively larger and hence use higher Vdd supply, and hence needs level-shifters in between the core and the /O circuits. Also the clock trees are major source for power dissipation in present day high-speed design. Reducing the clock swings within the tree and the branches can help reduce the overall power dissipation for the chip. The new tunable -Level shifter takes in different input voltages and shifts it to 1.2V-I.5V outputs. The input voltage can range from 0.45V to Vdd, while the threshold for the shifter is tuned using a referencevoltage, thus controlling the current through the levelshifter/buffer. Modification has been done to the circuit for low-power application with minimal degradation to the performance.
scite is a Brooklyn-based organization that helps researchers better discover and understand research articles through Smart Citations–citations that display the context of the citation and describe whether the article provides supporting or contrasting evidence. scite is used by students and researchers from around the world and is funded in part by the National Science Foundation and the National Institute on Drug Abuse of the National Institutes of Health.