2013 IEEE 63rd Electronic Components and Technology Conference 2013
DOI: 10.1109/ectc.2013.6575598
|View full text |Cite
|
Sign up to set email alerts
|

Accelerated reliability testing and modeling of Cu-plated through encapsulant vias (TEVs) for 3D-integration

Abstract: Through encapsulant vias (TEVs) are an interconnect technology which enables 3D stacking and double sided re-routing of packages encapsulated with epoxy molding compound. These interconnects are formed by Cu-plated holes through the encapsulant and can typically be routed by an RDL (redistribution layer). In order to enable prolonged function of these interconnects, thermo-mechanical reliability has to be assured. Dedicated stress tests have to be conducted to evaluate lifetime under relevant testing condition… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2016
2016
2021
2021

Publication Types

Select...
4
1

Relationship

0
5

Authors

Journals

citations
Cited by 6 publications
references
References 7 publications
0
0
0
Order By: Relevance